

## SRM Institute of Science and Technology College of Engineering and Technology School of Computing

SET B

SRM Nagar, Kattankulathur – 603203, Chengalpattu District, Tamilnadu

Academic Year: 2024-25 (ODD)

Test: FJ2
Course Code & Title: 21CSC202J - Operating Systems
Vear & Sem: II Year / III Sem
Date: 01.10.2024
Duration: 100 Minutes
Max. Marks: 50

Course Articulation Matrix: (to be placed)

| S.No | Course  | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 | PSO1 | PSO2 | PSO3 |
|------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|
|      | Outcome |     |     |     |     |     |     |     |     |     |      |      |      |      |      |      |
| 1    | CO1     | 3   | 3   | 2   | 2   |     |     |     |     |     |      |      | 3    |      |      |      |
| 2    | CO2     | 3   | 3   | 3   | 2   |     |     |     |     |     |      |      | 3    |      |      |      |
| 3    | CO3     | 3   | 3   | 3   | 2   |     |     |     |     |     |      |      | 3    |      |      |      |
| 4    | CO4     | 3   | 3   | 3   | 2   |     |     |     |     |     |      |      | 3    |      |      |      |
| 5    | CO5     | 3   | 2   | 3   | 2   |     |     |     |     |     |      |      | 3    |      |      |      |

## **Questions with Answer Key**

|             | Part – A<br>(10 x 1 = 10 Marks)                    |     |           |   |    |           |
|-------------|----------------------------------------------------|-----|-----------|---|----|-----------|
| Instr<br>Q. | uctions: Answer all Answer with choice variable    | Mar | BL        | С | PO | ΡI        |
| No No       | Answer with thoree variable                        | ks  | <b>DL</b> | o |    | C od e    |
| 1           | Program is entity stored on disk and process is    | 1   | L1        | 2 | 2  | 1.2       |
|             | a) passive, active                                 |     |           |   |    | •2        |
|             | b) active, passive                                 |     |           |   |    |           |
|             | c) passive, passive                                |     |           |   |    |           |
|             | d) active,active                                   |     |           |   |    |           |
|             | Answer: a) passive, active                         |     |           |   |    |           |
| 2           | A process can be                                   | 1   | L1        | 2 | 2  | 1.6<br>.1 |
|             | a) both single threaded and multithreaded          |     |           |   |    | ••        |
|             | b) multithreaded                                   |     |           |   |    |           |
|             | c) single threaded                                 |     |           |   |    |           |
|             | d) stack                                           |     |           |   |    |           |
|             | Answer : a) both single threaded and multithreaded |     |           |   |    |           |

| 3 | Scheduller reduces the degree of multiprogramming                                                                                                                                                                                                                                                                            | 1 | L2 | 2 | 3 | 1.5       |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|---|---|-----------|
|   | a. Mid Term Scheduller                                                                                                                                                                                                                                                                                                       |   |    |   |   |           |
|   | b. CPU Scheduller                                                                                                                                                                                                                                                                                                            |   |    |   |   |           |
|   | c. Short Term Scheduller                                                                                                                                                                                                                                                                                                     |   |    |   |   |           |
|   | d. Long Term Scheduller                                                                                                                                                                                                                                                                                                      |   |    |   |   |           |
|   | Answer : a) Mid Term Scheduller                                                                                                                                                                                                                                                                                              |   |    |   |   |           |
|   |                                                                                                                                                                                                                                                                                                                              |   |    |   |   |           |
| 4 | Which of the following two operations are provided by the IPC facility?                                                                                                                                                                                                                                                      | 1 | L1 | 2 | 2 | 1.5       |
|   | a) write & delete message                                                                                                                                                                                                                                                                                                    |   |    |   |   |           |
|   | b) delete & receive message                                                                                                                                                                                                                                                                                                  |   |    |   |   |           |
|   | c) send & delete message                                                                                                                                                                                                                                                                                                     |   |    |   |   |           |
|   | d) send & receive message                                                                                                                                                                                                                                                                                                    |   |    |   |   |           |
|   | Answer: d) send & receive message                                                                                                                                                                                                                                                                                            |   |    |   |   |           |
| 5 | The keeps track of pending and blocked bit vectors within                                                                                                                                                                                                                                                                    | 1 | L2 | 2 | 3 | 1.6       |
|   | each process's context.                                                                                                                                                                                                                                                                                                      |   |    |   |   | .1        |
|   | a) CPU                                                                                                                                                                                                                                                                                                                       |   |    |   |   |           |
|   | b) Memory                                                                                                                                                                                                                                                                                                                    |   |    |   |   |           |
|   | c) Process                                                                                                                                                                                                                                                                                                                   |   |    |   |   |           |
|   | d) Kernel                                                                                                                                                                                                                                                                                                                    |   |    |   |   |           |
|   | Answer: d) Kernel                                                                                                                                                                                                                                                                                                            |   |    |   |   |           |
| 6 | What does the term "throughput" mean in scheduling terms? a) The amount of time the CPU is idle b) The number of processes completed per unit time c) The total time a process spends in the system d) The total time taken from process submission to completion Answer: b) The number of processes completed per unit time | 1 | 2  | 3 | 1 | 1.6<br>.1 |
| 7 | Identify the deadlock handling technique in the Banker's Algorithm.                                                                                                                                                                                                                                                          | 1 | 2  | 3 | 2 | 2.1       |
|   | A) Deadlock Prevention                                                                                                                                                                                                                                                                                                       |   |    |   |   |           |
|   | B) Deadlock Avoidance                                                                                                                                                                                                                                                                                                        |   |    |   |   |           |
|   | C) Deadlock Detection and Recovery                                                                                                                                                                                                                                                                                           |   |    |   |   |           |

|    | D) Deadlock Ignorance                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |    |          |          |     |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----------|----------|-----|
|    | Answer: b) Deadlock Avoidance                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |    |          |          |     |
| 8  | What does interrupt latency refer to in real-time operating systems?                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 | 2  | 3        | 1        | 1.6 |
|    | A) The time taken for a process to complete its execution. B) The time from the arrival of an interrupt to the start of the interrupt service routine (ISR). C) The time from the completion of an interrupt service routine (ISR) to the start of the next interrupt. D) The time from the arrival of an interrupt to the completion of the interrupt service routine (ISR).  Answer: B) The time from the arrival of an interrupt to the start of the interrupt service routine (ISR). |   |    |          |          | .1  |
| 9  | Deadlock detection algorithms differ from deadlock prevention algorithms in that they  A. Prevent deadlocks from occurring in the first place.  B. Avoid deadlocks by pre-allocating resources.  C. Detect and recover from deadlocks after they occur.  D. Use priority scheduling to avoid resource conflicts.  Answer: C) Detect and recover from deadlocks after they occur.                                                                                                         | 1 | 1  | 3        | 1        | 1.3 |
| 10 | Which statement is true about the Non-Preemptive scheduling algorithm?  a) Resources are allocated to a process for a limited time b) Process can be interrupted in between c) High Priority process frequently arrive in the ready Queue d) Process hold the resources till it complete its burst time or switching to wait state  Answer: d) Process hold the resources till it complete its burst time or switching to wait state                                                     | 1 | 1  | 3        | 1        | 1.3 |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |    |          |          |     |
|    | Part – B<br>( 4 x 5 = 20 Marks)                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   | 1  |          |          |     |
| 11 | Elaborate the actions taken by the kernel to context-switch                                                                                                                                                                                                                                                                                                                                                                                                                              | 5 | L2 | 2        | 2        | 2.6 |
|    | between processes. Sketch the steps in CPU Switching From Process to Process.                                                                                                                                                                                                                                                                                                                                                                                                            |   |    | <b>4</b> | <b>=</b> | .2  |
|    | Answer:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |    |          |          |     |
|    | 1. Saving the Context of the Current Process                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |    |          |          |     |
|    | Program Counter (PC): The address of the next instruction to be executed.                                                                                                                                                                                                                                                                                                                                                                                                                |   |    |          |          |     |
|    | Processor Registers: Includes general-purpose registers, status registers, and instruction registers.                                                                                                                                                                                                                                                                                                                                                                                    |   |    |          |          |     |
|    | Stack Pointer (SP) and Frame Pointer (FP):<br>These pointers need to be saved to restore the stack correctly                                                                                                                                                                                                                                                                                                                                                                             |   |    |          |          |     |

later.

Memory Management Information: Page tables or segment descriptors, depending on the memory management scheme.

I/O State (if necessary): The state of I/O operations or any in-progress I/O activities.

#### 2. Updating the Process Control Block (PCB)

Process State: The state of the process is updated to reflect that it is no longer running (e.g., to "waiting" or "ready").

CPU Registers: The saved context (registers, PC, SP, etc.) is stored in the process's PCB.

Accounting Information: CPU time used, scheduling parameters, and other relevant metrics are updated.

## 3. Choosing the Next Process to Run

Scheduling Algorithm: The kernel uses a scheduling algorithm (e.g., round-robin, priority-based, etc.) to select the next process to run.

Ready Queue: The next process is selected from the ready queue, which holds all processes that are ready to execute.

#### 4. Loading the Context of the Next Process

Restore CPU Registers: The CPU registers, PC, SP, FP, and other necessary context information are loaded from the PCB of the next process.

Memory Management: The memory management unit (MMU) is updated with the memory map of the next process (e.g., updating the page table base register).

Set Process State: The state of the process is updated to "running."

## 5. Switching to the Next Process

Update Hardware Registers: This includes updating the PC to point to the instruction to be executed next in the new process.

Execution Transfer: The CPU starts executing the new process from where it left off, according to the restored context.

#### 6. Miscellaneous Operations

Cache Management: In some architectures, the CPU caches might need to be flushed or updated. TLB (Translation Lookaside Buffer) Management: The TLB might need to be flushed or updated to reflect the new process's memory mappings. Handling Special Hardware Contexts: If the system supports features like SIMD registers, floating-point registers, or other special hardware contexts, these must be managed accordingly. process P<sub>0</sub> operating system process P<sub>1</sub> interrupt or system call executing save state into PCB<sub>0</sub> reload state from PCB<sub>1</sub> idle interrupt or system call save state into PCB<sub>1</sub> reload state from PCB<sub>0</sub> executing 12 Write the pseudocode for the Bounded Buffer- producer-L2 2.6 5 2 3 .4 consumer problem. **Answer:** Producer while (true) { /\* produce an item in next produced \*/ while (counter == BUFFER SIZE) ; /\* do nothing \*/ buffer[in] = next produced; in = (in + 1) % BUFFER SIZE; counter++; } Consumer while (true) { while (counter == 0) ; /\* do nothing \*/ next\_consumed = buffer[out]; out = (out + 1) % BUFFER\_SIZE; counter --; /\* consume the item in next consumed \*/ }

| predict the sche<br>gives lowest av                                   | eduling schen                | its arrival time given in the tale among SJF and FCFS which bund time.                |      | 5 | 3 | 3 | 2 | 2.1 |
|-----------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------|------|---|---|---|---|-----|
| Process                                                               | Time                         | Time                                                                                  |      |   |   |   |   |     |
| A                                                                     | 0                            | 3                                                                                     |      |   |   |   |   |     |
| В                                                                     | 1                            | 6                                                                                     |      |   |   |   |   |     |
| С                                                                     | 4                            | 4                                                                                     |      |   |   |   |   |     |
| D                                                                     | 6                            | 2                                                                                     |      |   |   |   |   |     |
| Ans:                                                                  |                              |                                                                                       |      |   |   |   |   |     |
| Shortest job first<br>Turn around tirs<br>A = 3<br>B=8<br>C=11<br>D=5 | ne                           |                                                                                       |      |   |   |   |   |     |
| Average TAT =  Shortest job first                                     |                              | a/4 = 6.75 age turnaround time)                                                       |      |   |   |   |   |     |
| FCFS:                                                                 | `                            | ,                                                                                     |      |   |   |   |   |     |
| Turn around tir                                                       | ne                           |                                                                                       |      |   |   |   |   |     |
| A = 3                                                                 |                              |                                                                                       |      |   |   |   |   |     |
| B=8                                                                   |                              |                                                                                       |      |   |   |   |   |     |
| C=9                                                                   |                              |                                                                                       |      |   |   |   |   |     |
| D=9                                                                   |                              |                                                                                       |      |   |   |   |   |     |
| Average TAT =                                                         | = (3+8+9+9)/                 | 4 = 7.25                                                                              |      |   |   |   |   |     |
| FCFS- 7.25 (A                                                         | verage turnar                | ound time)                                                                            |      |   |   |   |   |     |
| Shortest job fire                                                     | st gives lowe                | st average turnaround time                                                            |      |   |   |   |   |     |
| •                                                                     |                              | ses P1 and P2 and two resource                                                        | es   | 5 | 2 | 3 | 3 | 3.2 |
| R1 and R2, the                                                        |                              |                                                                                       |      |   |   |   |   | .3  |
|                                                                       | s R1 and requ                |                                                                                       |      |   |   |   |   |     |
|                                                                       | s R2 and requ                |                                                                                       |      |   |   |   |   |     |
| situation and                                                         | check wheth<br>ected, sugges | Allocation Graph for the a ner deadlock has occurred. It a method to resolve the dead | If a |   |   |   |   |     |
| Answer:                                                               |                              |                                                                                       |      |   |   |   |   |     |

|     | To resolve the deadlock, we can use one of the following methods:  1. Resource Preemption:                                                                                                                                                                            |    |       |   |   |     |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|---|---|-----|
|     | Preempt R1 from P1 or R2 from P2. Since both processes need one more resource to proceed, preempting one resource may break the cycle. For instance, preempt R2 from P2 and allocate it to P1, allowing P1 to complete and release both R1 and R2.                    |    |       |   |   |     |
|     | 2. <b>Process Termination:</b> o Terminate one of the processes. For example, terminating P2 will release R2, allowing P1 to complete its execution. This is a more drastic measure but ensures the system proceeds. <b>Justification:</b>                            |    |       |   |   |     |
|     | • Resource preemption is preferred in this case because it is less disruptive than process termination. By preempting a resource, we can allow one process to complete and release all its resources, potentially resolving the deadlock without losing any progress. |    |       |   |   |     |
|     | Part – C<br>Either OR Choice Questions                                                                                                                                                                                                                                |    | ı     |   |   |     |
|     | $(2 \times 10 = 20 \text{ Marks})$                                                                                                                                                                                                                                    | T  | T = - |   |   |     |
| 15a | Let us consider a scenario in which a process P1 tries changing data in a particular memory location. At the same time another process P2 tries reading data from the same memory location.  a. Mention the rules to be following for preserving data consistency?    | 10 | L4    | 2 | 3 | 2.6 |
|     | Answer: Mutual Exclusion - If process $P_i$ is executing in its critical section, then no other processes can be executing in their critical sections                                                                                                                 |    |       |   |   |     |
|     | <b>Progress</b> - If no process is executing in its critical section and there exist some processes that wish to enter their critical section, then the selection of the processes that will                                                                          |    |       |   |   |     |

indefinitely

**Bounded Waiting** - A bound must exist on the number of times that other processes are allowed to enter their critical sections after a process has made a request to enter its critical section and before that request is granted

- Assume that each process executes at a nonzero speed
- No assumption concerning **relative speed** of the *n* processes
- b. Explain the classical solutions and Synchronization Hardware for preserving data consistency?

Answer:

Peterson's Solution

```
do {
      flag[i] = true;
      turn = j;
      while (flag[j] && turn = = j);
             critical section
      flag[i] = false;
              remainder section
   } while (true);
Compare and swap
     do {
       while (compare and swap(&lock, 0, 1) != 0)
        ; /* do nothing */
      /* critical section */
    lock = 0;
      /* remainder section */
   } while (true);
Test and set
             while (test and set(&lock))
                ; /* do nothing */
                     /* critical section */
             lock = false;
                     /* remainder section */
          } while (true);
              Lock and Unlock
 do {
        acquire lock
                  critical section
        release lock
                  remainder section
 } while (TRUE);
```

|     | (or)                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |    |   |   |     |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|---|---|-----|
| 15b | Explain the three methods of communication in Client- Server system with the necessary diagrams.  Answer: i)Socket Communication  • Three types of sockets  - Connection-oriented (TCP)  - Connectionless (UDP)  - MulticastSocket class— data can be sent to multiple recipients  host X (146.86.5.20)  socket (146.86.5.20:1625)  web server (161.25.19.8)                                                                                                                  | 10 | L4 | 2 | 2 | 2.6 |
|     | ii) Remote procedure call (RPC) abstracts procedure calls between processes on networked systems                                                                                                                                                                                                                                                                                                                                                                              |    |    |   |   |     |
|     | <ul> <li>Again uses ports for service differentiation</li> <li>Stubs – client-side proxy for the actual procedure on the server</li> <li>The client-side stub locates the server and marshalls the parameters</li> <li>The server-side stub receives this message, unpacks the marshalled parameters, and performs the procedure on the server</li> <li>On Windows, stub code compile from specification written in Microsoft Interface Definition Language (MIDL)</li> </ul> |    |    |   |   |     |



## iii)Pipes

- Acts as a conduit allowing two processes to communicate
- Ordinary pipes cannot be accessed from outside the process that created it. Typically, a parent process creates a pipe and uses it to communicate with a child process that it created.
- Named pipes can be accessed without a parent-child relationship.
- Ordinary Pipes allow communication in standard producer-consumer style
- Producer writes to one end (the write-end of the pipe)
- Consumer reads from the other end (the read-end of the pipe)
- Ordinary pipes are therefore unidirectional
- Require parent-child relationship between communicating processes

•



Named Pipes are more powerful than ordinary pipes

|         | P3 6 P4 10 P5 8 P6 12(hig  | 3 5<br>4 1<br>(h) 5 4<br>6 6                                  | 19<br>9<br>18                                              | 15<br>4<br>12                           | 14<br>0<br>6            |    |   |   |   |    |
|---------|----------------------------|---------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|-------------------------|----|---|---|---|----|
|         | P4 10<br>P5 8<br>P6 12(hig | 4 1<br>(h) 5 4                                                | 19                                                         | 15                                      | 0                       |    |   |   |   |    |
|         | P4 10<br>P5 8              | 4 1                                                           | 19                                                         | 15                                      |                         |    |   |   |   |    |
|         |                            | 3 5                                                           | 12                                                         | '                                       | ı                       |    |   |   |   |    |
|         | P3   6                     |                                                               | 12                                                         | 9                                       | 4                       |    |   |   |   |    |
|         |                            | 2 3                                                           | 21                                                         | 19                                      | 16                      |    |   |   |   |    |
|         | P1 2(low)                  | 0 4                                                           | 25<br>22                                                   | 25                                      | 21                      |    |   |   |   |    |
|         | PID Priorit                |                                                               | rst Completion<br>ne Time(CT)                              | n Turn<br>Around<br>Time(TAT)           | Waiting<br>Time<br>(WT) |    |   |   |   |    |
|         | P1 P2 P3<br>0 1 2          | P4 P6                                                         | P4         P7         P5           9         12         18 | P3   P2   19   21                       | P1 22 25                |    |   |   |   |    |
|         |                            | s,<br>pletion time<br>Around Ti<br>ing Time                   | <u>}</u>                                                   | 1 4 6 te the follo                      | wing for all            |    |   |   |   |    |
|         | P4                         | 10                                                            | 3                                                          | 5                                       | †                       |    |   |   |   |    |
|         | P3                         | 6                                                             | 2                                                          | 3                                       | +                       |    |   |   |   |    |
|         | P1<br>P2                   | 2(low)                                                        | 0                                                          | 2                                       | _                       |    |   |   |   |    |
|         | PID                        | Priority                                                      | Arrival<br>Time                                            | Burst<br>Time                           |                         |    |   |   |   |    |
| a       | Consider the implement I   | reemptive                                                     | Priority Sch                                               | eduling                                 | ocesses and             | 10 | 3 | 3 | 3 | 3. |
| <u></u> | comn Sever comn Provi      | arent-child renunicating pal processes nunication ded on both | rocesses<br>can use the<br>UNIX and V                      | s necessary<br>named pipe<br>Vindows sy | /stems                  | 10 | 3 | 3 | 3 | 3  |

|                                                | Allocation                                                       | Max                                   | Available                                      |   |  |  |
|------------------------------------------------|------------------------------------------------------------------|---------------------------------------|------------------------------------------------|---|--|--|
|                                                | $\overline{ABCD}$                                                | $\overline{ABCD}$                     | $\overline{ABCD}$                              |   |  |  |
| $P_0$                                          | 0012                                                             | 0012                                  | 1520                                           |   |  |  |
| $P_1$                                          | 1000                                                             | 1750                                  |                                                |   |  |  |
| $P_2$                                          | 1354                                                             | 2356                                  |                                                |   |  |  |
| $P_3$                                          | 0632                                                             | 0652                                  |                                                |   |  |  |
| $P_4$                                          | 0014                                                             | 0656                                  |                                                |   |  |  |
| Answer t                                       | the following ques                                               | tions using the                       | banker's algorithm:                            |   |  |  |
| a What                                         | is the content of t                                              | he matriv Need'                       | )                                              |   |  |  |
| a. Wilat                                       | is the content of t                                              | ne matrix recu                        | •                                              |   |  |  |
| b. Is the                                      | system in a safe st                                              | ate?                                  |                                                |   |  |  |
| c If a re                                      | equest from proce                                                | acc D1 arrivac f                      | for (0,4,2,0), can the                         |   |  |  |
|                                                | e granted immedi                                                 |                                       | 101 (0, <del>4</del> ,2,0), can the            |   |  |  |
| 10quest 0                                      |                                                                  |                                       |                                                |   |  |  |
| 1                                              | 9-w                                                              | attry                                 |                                                |   |  |  |
| 1                                              | · granica ministra                                               | atery                                 |                                                |   |  |  |
| 1                                              | o granica manda                                                  | utery                                 |                                                |   |  |  |
| Answer:                                        | o granica manda                                                  | utery                                 |                                                |   |  |  |
| Answer:                                        |                                                                  |                                       | ough P4 respectively                           | 7 |  |  |
| Answer:                                        | llues of Need for j                                              | processes P0 thr                      | ough P4 respectively                           |   |  |  |
| Answer: a. The va                              | llues of Need for j                                              | processes P0 thr                      | ough P4 respectively<br>0, 2, 0), and (0, 6, 4 |   |  |  |
| Answer:                                        | llues of Need for j                                              | processes P0 thr                      |                                                |   |  |  |
| Answer:  a. The va are (0, 0, 2).              | alues of Need for J<br>0, 0), (0, 7, 5, 0),                      | processes P0 thr<br>(1, 0, 0, 2), (0, | 0, 2, 0), and (0, 6, 4                         | , |  |  |
| Answer:  a. The value are (0, 0, 2).  b. The s | llues of Need for 1<br>0, 0), (0, 7, 5, 0),<br>ystem is in a saf | processes P0 thr<br>(1, 0, 0, 2), (0, |                                                | , |  |  |

c. The request can be granted immediately? This results in the value of Available being (1, 1, 0, 0). One ordering of processes

that can finish is P0, P2, P3, P1, and P4.

# Course Outcome (CO) and Bloom's level (BL) Coverage in Questions ${\bf CO}$



